Intel Agilex® 7 F-Series and I-Series FPGA Memory Subsystem IP User Guide

ID 789389
Date 12/04/2023
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

5.4. Request/Acknowledge and Reset Signals

Table 27.  Request/Acknowledge and Reset Signals
Signal Name Direction Type Description
app_ss_rst_req In Reset Signal from user logic to request the memory interface to be reset and recalibrated. Active high synchronous signal. Synchronized to the app_ss_mem_usr_clk clock.
ss_app_rst_rdy In Reset Signal from memory interface to indicate whether it has completed a reset sequence, is currently out of reset, and is ready for a new reset request. Active high synchronous signal. Synchronized to the app_ss_mem_usr_clk clock.
app_ss_lite_areset_n In Reset AXI_Lite interface reset. This signal is asynchronous active-LOW. Must be asserted for one clock cycle.
app_ss_st_areset_n In Reset AXI_ST interface reset. This signal is asynchronous active-LOW. AXI ST interface reset is only applicable to the memory vertical subsystem and not the memory base/extended subsystems.
app_ss_cold_rst_n In Reset Resets the functionality of the memory subsystem. Resets all sticky bits. This signal is active-LOW. Applicable when memory subsystem has stick bits.
ss_app_cold_rst_ack_n Out Ack Reset handshake. One of the use case is to serve as feedback that the reset is already effectuated when the corresponding reset is implemented as synchronous reset.