Intel Agilex® 7 F-Series and I-Series FPGA Memory Subsystem IP User Guide

ID 789389
Date 12/04/2023
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

7.2.3. Offset 0x0010 Memory Interfaces 0-7

Bits Access Type Default  
31:28 RO 0

mem_7. Memory interface type, ordered in accordance with the topology.

io_arch = 0:

0 = non-existent

1 = DDR4

2 = DDR4 connected to HPS

3 = M20K

io_arch = 1:

0 = non-existent

1 = DDR5

2 = DDR4

3 = LPDDR5

4 = LPDDR4

5 = HBM2E pseudo-channel

27:24 RO 0 mem_6. Refer to description of mem_0.
23:20 RO 0 mem_5. Refer to description of mem_0.
19:16 RO 0 mem_4. Refer to description of mem_0.
15:12 RO 0 mem_3. Refer to description of mem_0.
11:8 RO 0 mem_2. Refer to description of mem_0.
7:4 RO 0 mem_1. Refer to description of mem_0.
3:0 RO 0 mem_6. Refer to description of mem_0.