Intel Agilex® 7 F-Series and I-Series FPGA Memory Subsystem IP User Guide

ID 789389
Date 12/04/2023
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

2.3. Memory Subsystem Resource Utilization

The following table summarizes resource utilization for the memory subsystem IP.

Data in the following table is derived from the generation of design examples created through the IP parameter editor for a AGFB014R24B2E2V device with 5 EMIF interfaces with no ECC.

Table 3.  Memory Subsystem with 5 EMIFs Resource Utilization
IP Logic Utilization (in ALMs) Dedicated Logic Registers M20K RAM Blocks
DDR4 8Gb x8 with no ECC 13768.9 (2.8 %) 32088 (3.3%) 82 (1.2%)
DDR4 + Debug tools 57914.0 (11.9%) 106172 (10.9%) 99 (1.4%)