Intel Agilex® 7 F-Series and I-Series FPGA Memory Subsystem IP User Guide

ID 789389
Date 12/04/2023
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

7.2.2. Offset 0x0004 Feature List

Bits Access Type Default Description
31:19 RO 0 Reserved.
18 RO 0 Set to 1 if address space for memory calibration debug is accessible.
17:16 RO 1

AXI-Lite data width

0 = 32 bit

1 = 64 bit

15:8 RO 0 Reserved
7:4 RO 0 Reserved
3:0 RO 0

I/O architecture type. This enum determines how certain addresses should be decoded.

0 = Agilex 7 F-Series and I-Series

1 = Agilex 7 M-Series, Agilex 5 D-Series and E-Series