Intel Agilex® 7 F-Series and I-Series FPGA Memory Subsystem IP User Guide

ID 789389
Date 12/04/2023
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

7.4.1.2. Feature CSR ADDR

Byte offset: 0x18

Bits Access Type Default Description
63:1 RO 0

CSR_ADDR.

63:1 of CSR address. Points to where the IP/SS proprietary feature CSRs start. Need to provision space for future std DFH registers to grow. For all IP/SS, this field shall point to 0x60.

0 RO  

CSR_REL.

1'b0 = relative (offset from feature DFH start)

1'b1 = absolute

This field is an ask from Embedded team, to point to CSR located in a different address space which may be outside of PCI BAR, mainly for ARM. For all IP/SS, this field shall be 1’b0.