Intel Agilex® 7 F-Series and I-Series FPGA Memory Subsystem IP User Guide

ID 789389
Date 12/04/2023
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

5.3.9. MBL AXI-Lite Interface

Table 26.  MBL AXI-Lite Interface Signals
Signal Name Direction Type Description
Write Address Channel
mbl<index>_app_ss_lite_awaddr [AWADDR_WIDTH] In Data Write address.
mbl<index>_app_ss_lite_awvalid In Control Write address valid.
mbl<index>_ss_app_lite_awready Out Control Write address ready.
Write Data Channel
mbl<index>_app_ss_lite_wdata [WDATA_WIDTH] In Data Write data.
mbl<index>_app_ss_lite_wvalid In Control Write data valid.
mbl<index>_ss_app_lite_wready Out Control Write data ready.
mbl<index>_app_ss_lite_wstrb [WDATA_WIDTH/8 -1:0] In Control Write strobe.
Write Response Channel
mbl<index>_ss_app_lite_bresp Out Data Write response.
mbl<index>_ss_app_lite_bvalid Out Control Write response valid.
mbl<index>_app_ss_lite_bready In Control Write response ready.
Read Address Channel
mbl<index>_app_ss_lite_araddr [ARADDR_WIDTH] In Data Read address.
mbl<index>_app_ss_lite_arvalid In Control Read address valid.
mbl<index>_ss_app_lite_arready Out Control Read address ready.
Read Data Channel
mbl<index>_ss_app_lite_rresp Out Data Read data response.
mbl<index>_ss_app_lite_rdata [RDATA_WIDTH] Out Data Read data.
mbl<index>_ss_app_lite_rvalid Out Control Read data valid.
mbl<index>_app_ss_lite_rready In Control Read data ready.