Agilex™ 7 FPGAs and SoCs Device Data Sheet: M-Series

ID 769310
Date 11/25/2024
Public
Document Table of Contents

Document Revision History for the Agilex 7 FPGAs and SoCs Device Data Sheet: M-Series

Document Version Changes
2024.11.25
  • Updated the maximum clock frequencies for -2 speed grade in the LVDS SERDES Specifications table.
  • Updated SLVS and LVDS SERDES Receiver specifications at 1.05V/1.1V/1.2V TDS frequency in the LVDS SERDES Specifications table.
  • Updated the -E3V and -3E3E speed grade specifications in the Programmable IOE delay table.
  • Updated the fHSDR data rate (without DPA) in SERDES factor J = 4 and 8 specifications in the LVDS SERDES Specifications table.
  • Updated the titles to F-Tile FGT Supported Electrical Compliance List and F-Tile FHT Supported Electrical Compliance List.
  • Added footnote to refer to case 14023487435 for BER compliance in the F-Tile FGT Supported Electrical Compliance List table.
  • Updated the Hold time for USB_DIR/USB_NXT/USB_DATA[7:0] (Th) specifications in the HPS USB UPLI Timing Characteristics table.
  • Added a description about preventing F-Tile performance degradation in the F-Tile Power Supply Recommended Operating Conditions table.
  • Added note about supporting Hot Swap with FHT PMA's for AC and DC coupled connections in F-Tile Receiver Specifications table.
2024.07.15
  • Updated the status of AGM 032/039 device in Data Sheet Status for Agilex™ 7 FPGAs and SoCs M-Series table.
  • Added AGM 039 R31B and R47B packages in Data Sheet Status for Agilex™ 7 FPGAs and SoCs M-Series table.
  • Updated description for TTX-RJ parameter in F-Tile FGT Transmitter Electrical Specifications table.
  • Updated "Typical" values of Differential on-chip termination resistors in the R-Tile Transmitter Specifications and R-Tile Receiver Specifications tables.
  • Added footnote in R-Tile Transmitter Specifications and R-Tile Receiver Specifications tables.
  • Updated calibration accuracy for SLVS-400 standard in GPIO-B OCT Calibration Accuracy Specifications table.
  • Updated note to remove LVDS SERDES support for the following tables:
    • GPIO-B Single-Ended SSTL, HSTL, HSUL, POD and LVSTL I/O Reference Voltage Specifications
    • GPIO-B Single-Ended LVSTL I/O Standards Specifications
    • GPIO-B Differential SSTL, HSTL, and HSUL I/O Standards Specifications
    • GPIO-B Differential LVSTL I/O Standards Specifications
  • Added note in Performance Specifications of Network on Chip (NoC) section.
  • Updated the "Typical" and "Maximum" values of Single sideband phase parameter in the F-Tile FHT Reference Clock Requirements table.
  • Updated the "Typical" and "Maximum" values of PNREF-SSB (156.25MHz) parameter and the footnote in the F-Tile FGT Reference Clock Requirements table.
  • Updated specifications and added note related to VCCIO_PIO in GPIO-B OCT Without Calibration Resistance Tolerance Specifications table.
  • Updated footnote related to the 1.05 V, 1.1 V, and 1.2 V True Differential Signaling I/O standards in LVDS SERDES Specifications table.
  • Added NOC PLL Input Requirements table.
  • Updated tINCCJ specifications for FREF <100 MHz in I/O PLL Specifications table.
  • Updated the footnote in GPIO-B OCT Without Calibration Resistance Tolerance Specifications table.
2023.12.15
  • Added AGM 039 R31B package in the Data Sheet Status for Intel Agilex 7 FPGAs and SoCs M-Series table.
  • Updated the CONF_DONE and INIT_DONE signals in the General Configuration Timing Diagram and added a note for the signals.
  • Included specifications for Input Clock Frequency Source from IO Clock Input in I/O PLL Specifications table.
  • Updated Parameter: Input Clock Frequency to Input Clock Frequency Source from Core Clock Input or Reference Clock Input.
  • Updated the Recommended Operating Conditions table.
    • Added IFUSEWR symbol.
    • Updated the extended grade minimum TJ specifications.
    • Added clarity for the industrial grade minimum TJ specifications.
  • Updated the maximum value of V CCFUSEWR_SDM in the Absolute Maximum Ratings table.
  • Updated VCCIO_PIO footnote in the following tables:
    • Recommended Operating Conditions
    • GPIO-B Single-Ended SSTL, HSTL, HSUL, POD and LVSTL I/O Reference Voltage Specifications
    • GPIO-B Single-Ended LVSTL I/O Standards Specifications
    • GPIO-B Differential SSTL, HSTL, and HSUL I/O Standards Specifications
    • GPIO-B Differential POD I/O Standards Specifications
    • GPIO-B Differential LVSTL I/O Standards Specifications
  • Added LVSTL11, LVSTL105, and LVSTL700 I/O Standards in GPIO-B Single-Ended SSTL, HSTL, HSUL, and POD I/O Reference Voltage table.
  • Removed 1.1 V support for LVSTL700 standard in the Table: GPIO-B Single-Ended SSTL, HSTL, HSUL, POD and LVSTL I/O Reference Voltage Specifications and GPIO-B Single-Ended LVSTL I/O Standards Specifications.
  • Updated the VOD maximum specifications for True Differential Signaling -1.3V (Transmitter and Receiver) I/O Standard in GPIO-B Differential I/O Standards Specifications table.
  • Added SLVS-400 support and footnote in LVDS SERDES Specifications table.
  • Updated the ideality factors when using lower injection current (two-currents) in Remote Temperature Diode section.
  • Updated note in Voltage Sensor Specifications section.
  • Updated supported –2 transceiver speed grade data rate for NRZ in the F-Tile FGT Transmitter and Receiver Data Rate Performance.
  • Added footnote in F-Tile FGT Electrical Compliance List table.
  • Removed XSR support in CEI 4.0/5.0 specifications in the F-Tile FHT Electrical Compliance List table.
  • Updated the VRX-DIFF-PKPK specifications F-Tile FGT Receiver Electrical Specifications table.
  • Updated the Programmable IOE Delay section.
    • Removed -I1V, -I2V, and -I3V speed grades.
    • Updated IOE delay in all speed grades.
2023.07.13 Removed the note about restricted support for M-Series FPGAs.
2023.05.05 Initial release.