Device Design Guidelines: Agilex™ 5 FPGAs and SoCs

ID 813741
Date 4/01/2024
Public
Document Table of Contents

3.1.5. Logic element, Embedded memory, and DSP

Table 10.  Logic element, embedded memory, and DSP Checklist

Number

Done?

Checklist item

1

 

Estimate the required logic, embedded memory and DSP block. For more information, refer to the Device Variant section.

2

 

Reserve device resources for future development and debugging.

Agilex™ 5 devices offer a range of densities that provide different amounts of device logic resources, including memory, DSP and adaptive logic module (ALM) logic cells. Determining the required logic density can be a challenging part of the design planning process. Devices with more logic resources can implement larger and potentially more complex designs, but generally have a higher cost. Smaller devices have lower static power utilization. Agilex™ 5 devices support vertical migration, which provides flexibility.

Review the resource utilization to find out which device density fits the design. Consider that the coding style, device architecture, and optimization options used in the Quartus® Prime software can significantly affect a design’s resource utilization and timing performance.

Select a device that meets your design requirements with some safety margin in case you want to add more logic later in the design cycle, upgrade, or expand your design. You may also want additional space in the device to ease design floorplan creation for an incremental or team-based design. Consider reserving resources for debugging.

For more information about determining resource utilization for a compiled design, refer to the Device Resource Reports section.