Device Design Guidelines: Agilex™ 5 FPGAs and SoCs

ID 813741
Date 4/01/2024
Public
Document Table of Contents

4.1.5. Transceiver Planning

Table 28.  Transceiver Planning Checklist
Number Done? Checklist Item
1  

Evaluate and validate GTS transceiver channel placement against the rules, and optionally with Quartus® Prime compilation.

2  

Speed up clocking resources planning using Intel GTS Transceiver Clocking and Datapath tool.

3  

Make sure to connect the transceiver IPs on same side of device to the same GTS Reset Sequencer Intel® FPGA IP

You can maximize the GTS transceiver and hardened IP resources usage in your target Agilex™ 5 device with effective planning. Start with making sure your serial interface design channel placement plan meets all the GTS transceiver channel placement rules. Where necessary, you may create a design that includes the required transceiver and serial protocol IPs to validate the placement in Quartus® Prime.

To explore and speed up planning your clocking resources for a GTS transceiver design, Intel recommends that you use the Intel GTS Transceiver Clocking and Datapath Tool. The Microsoft Excel based tool allows you to visually explore the various clocking modes, configurations, and clock frequency requirement.

For proper operation of the GTS transceivers, all the GTS transceiver IPs (except for GTS PCI Express* Intel® FPGA IP) on the same side of the device must be connected to the same GTS Reset Sequencer Intel® FPGA IP.