Device Design Guidelines: Agilex™ 5 FPGAs and SoCs

ID 813741
Date 4/01/2024
Public
Document Table of Contents

2.3.1. IP cores

Intel offers a wide variety of soft IP that can be instantiated in designs for various applications and provides parameterizable IP cores that are optimized for Intel device architectures. You can save design time by using IP cores instead of coding your own logic. Additionally, the Intel-provided IP cores can offer more efficient logic synthesis and device implementation. You can scale the IP core’s size and set various options with parameters. IP cores include the library of parameterized modules (LPM) and Intel device-specific IP cores. You can also take advantage of Intel and third-party IP cores and reference designs to save design time.

The Quartus® Prime IP Catalog provides a user interface to customize IP cores. You can build or change IP core parameters using the IP Parameter Editor to ensure you set all ports and parameters correctly.

For more information on IP cores, refer to Introduction to Intel® FPGA IP Cores and Intel FPGA Intellectual Property web page.

Furthermore, a broad portfolio of soft IP can also be used together with the Nios® V processor that can be integrated into your design. For IP that work with the Nios® V processor, refer to the Embedded Peripheral IP User Guide.