Visible to Intel only — GUID: nik1412546944187
Ixiasoft
5.1. Understanding the Design Steps for CvP Initialization Mode
5.2. Understanding the Design Steps for CvP Initialization Mode with the Revision Design Flow
5.3. Understanding the Design Steps for CvP Update Mode
5.4. Bringing Up the Hardware
5.5. CvP Debugging Check List
5.6. Known Issues and Solutions
5.2.1. Downloading and Generating the High Performance Reference Design
5.2.2. Workaround for a Known Issue with Transceiver Reconfiguration Controller IP Core
5.2.3. Creating an Alternate user_led.v File for the Reconfigurable Core Region
5.2.4. Setting up CvP Parameters for CvP Initialization Mode
5.2.5. Creating CvP Revisions of the Core Logic Region Using the CvP Revision Design Flow
5.2.6. Compiling both the Base and cvp_app Revisions in the CvP Revision Design Flow
5.2.7. Splitting the SOF File for the CvP Initialization Mode with the CvP Revision Design Flow
5.3.1. Downloading and Generating the High Performance Reference Design
5.3.2. Workaround for a Known Issue with Transceiver Reconfiguration Controller IP Core
5.3.3. Creating an Alternate user_led.v File for the Reconfigurable Core Region
5.3.4. Setting up CvP Parameters for CvP Update Mode
5.3.5. Creating CvP Revisions of the Core Logic Region Using the CvP Revision Design Flow
5.3.6. Compiling the Design for the CvP Update Mode
5.3.7. Splitting the SOF File for the CvP Update Design Mode
5.3.8. Splitting the SOF File for the CvP Update Mode with the CvP Revision Design Flow
6.3.1. Altera-defined Vendor Specific Capability Header Register
6.3.2. Altera-defined Vendor Specific Header Register
6.3.3. Altera Marker Register
6.3.4. CvP Status Register
6.3.5. CvP Mode Control Register
6.3.6. CvP Data Registers
6.3.7. CvP Programming Control Register
6.3.8. Uncorrectable Internal Error Status Register
6.3.9. Uncorrectable Internal Error Mask Register
6.3.10. Correctable Internal Error Status Register
6.3.11. Correctable Internal Error Mask Register
Visible to Intel only — GUID: nik1412546944187
Ixiasoft
6.3.9. Uncorrectable Internal Error Mask Register
This register controls which errors are forwarded as internal uncorrectable errors. With the exception of the configuration errors detected in CvP mode, all of the errors are severe and may place the device or PCIe link in an inconsistent state. The configuration error detected in CvP mode may be correctable depending on the design of the programming software.
Bits | Reset Value | Access | Description |
---|---|---|---|
[31:12] | 0x00 | RO | Reserved. |
[11] | 1'b1 | RWS | Mask for RX buffer posted and completion overflow error. |
[10] | 1'b1 | RWS | Mask for parity error on the R2CSEB interface. |
[9] | 1'b1 | RWS | Mask for parity error on the Configuration Space to TX bus interface. |
[8] | 1'b1 | RWS | Mask for parity error on the TX to Configuration Space bus interface. |
[7] | 1'b1 | RWS | Mask for parity error in the transaction layer packet. |
[6] | 1'b1 | RWS | Mask for parity error in the application layer. |
[5] | 1'b0 | RWS | Mask for configuration error in CvP mode. |
[4] | 1'b1 | RWS | Mask for data parity errors detected during TX Data Link LCRC generation. |
[3] | 1'b1 | RWS | Mask for data parity errors detected on the RX to Configuration Space Bus interface. |
[2] | 1'b1 | RWS | Mask for data parity error detected at the input to the RX Buffer. |
[1] | 1'b1 | RWS | Mask for the retry buffer uncorrectable ECC error. |
[0] | 1'b1 | RWS | Mask for the RX buffer uncorrectable ECC error. |