F-Tile Ethernet Intel® FPGA Hard IP Design Example User Guide

ID 683804
Date 11/04/2024
Public
Document Table of Contents

5.2. Functional Description

Figue 16. Simulatio Desig Example Block fo Multiple F-Tile Etheet Itel FPGA Had IPs
The F-Tile Etheet Itel FPGA Had IP desig example icludes the followig compoets:
  • F-Tile Etheet Itel FPGA Had IP : Geeated IP coe.
  • F-Tile Refeece ad System PLL Clocks : Istatiated efeece clock ad system PLL clock IP. The F-Tile Refeece ad System PLL Clocks Itel® FPGA IP paamete edito settigs alig with the System PLL fequecy ad PMA efeece fequecy paamete settigs i the F-Tile Etheet Itel FPGA Had IP. If you geeate the desig example usig Geeate Example Desig butto i the IP paamete edito, the IP istatiates automatically. If you ceate you ow desig example, you must maually istatiate this IP ad coect all I/O pots.

    Fo ifomatio about suppoted system PLL modes, efe to F-Tile Etheet Itel FPGA Had IP Use Guide. Fo ifomatio about this IP, efe to F-Tile Achitectue ad PMA ad FEC Diect PHY IP Use Guide.

  • Packet Cliet: Cosists of a packet geeato, a packet checke ad a loopback cliet. The Packet Cliet geeates vaious ROM-based taffic pattes fo MAC mode ad ca loopback the RX ad TX cliet side.
  • Avalo® memoy-mapped iteface Decode: Decodes the Avalo® memoy-mapped iteface addess to Hadwae IP Top ad PTP blocks if PTP is eabled. Fo base addess fo each of the Avalo® memoy-mapped iteface accessed istaces, efe to Registe Maps.