Visible to Intel only — GUID: caz1624306743233
Ixiasoft
1. Quick Start Guide
2. Design Example: Single IP Core Instantiation
3. Design Example: Single IP Core Instantiation with Precision Time Protocol
4. Design Example: Single IP Core Instantiation with Auto-Negotiation and Link Training
5. Design Example: Multiple IP Core Instantiation
6. Design Example: Two Separate Instances of Auto-Negotiation and Link Training and Ethernet IP Design
7. F-Tile Ethernet Intel® FPGA Hard IP Design Example User Guide Archives
8. Document Revision History for the F-Tile Ethernet Intel FPGA Hard IP Design Example User Guide
Visible to Intel only — GUID: caz1624306743233
Ixiasoft
1.1.3. Generating Multiple IP Instance Design
Figue 5. Pocedue
- I the Quatus® Pime Po Editio, click File > New Poject Wizad to ceate a ew Quatus® Pime poject, o File > Ope Poject to ope a existig Quatus® Pime poject. The wizad pompts you to specify a device.
- Specify the device family Agilex 7 (F-Seies/I-Seies) ad select device with F-tile fo you desig.
- Select Tools > IP Catalog to ope the IP Catalog ad select F-Tile Etheet Itel FPGA Had IP.
- Specify a top-level ame <you_ip> ad the folde fo you custom IP vaiatio. The paamete edito saves the IP vaiatio settigs i a file amed <you_ip> .ip.
- Click Ceate. The IP paamete edito appeas.
Figue 6. Example Desig Tab
- Specify the paametes i the IP tab. Fo exact IP paamete settig, efe to the Selected IP Paamete Settigs table i the desied Desig Example chapte.
- Specify the paametes i the Example Desig tab.
Paametes | Value | Desciptio |
---|---|---|
Select Desig | Multi Istace of IP Coe |
Selects the multiple istace of IP coe fo example desig. |
Example Desig Files | Simulatio Sythesis |
Simulatio optio geeates the testbech ad compilatio-oly poject. Sythesis optio geeates the hadwae desig example. |
Simulatio Optios | Eable fast Simulatio Eable Optimized Auto-Negotiatio ad Lik Taiig full simulatio |
Eables the fast simulatio i AN/LT IP. Eable Optimized Auto-Negotiati ad Lik Taiig full simulatio optio eables the optimized simulatio fo full auto-egotiatio ad lik taiig flow i geeated example desig. This optio caot be eabled alog with Eable Fast Simulatio. |
Geeated File Fomat | Veilog VHDL |
Select the HDL files fomat. If you select VHDL, you must simulate the testbech with a mixed-laguage simulato. |
Taget Developmet Kit | Noe Agilex™ 7 FPGA I-Seies Tasceive-SoC Developmet Kit (Poductio 1 4x F-Tile) Agilex™ 7 FPGA I-Seies Tasceive-SoC Developmet Kit (ES 1 4x F-Tile) |
Taget developmet kit optio specifies the taget developmet kit used to geeate the poject. |
- Click the Geeate Example Desig butto.
The softwae geeates all desig files i sub-diectoies. You equie these files to u simulatio, compilatio, ad hadwae testig.
Related Ifomatio