Visible to Intel only — GUID: nka1670973549937
Ixiasoft
1. Quick Start Guide
2. Design Example: Single IP Core Instantiation
3. Design Example: Single IP Core Instantiation with Precision Time Protocol
4. Design Example: Single IP Core Instantiation with Auto-Negotiation and Link Training
5. Design Example: Multiple IP Core Instantiation
6. Design Example: Two Separate Instances of Auto-Negotiation and Link Training and Ethernet IP Design
7. F-Tile Ethernet Intel® FPGA Hard IP Design Example User Guide Archives
8. Document Revision History for the F-Tile Ethernet Intel FPGA Hard IP Design Example User Guide
Visible to Intel only — GUID: nka1670973549937
Ixiasoft
1.3.2. Fast Sim Model for FHT Variants
To povide a eductio i a eal-time simulatio duatio, you ca utilize a Fast Sim model i you desig example testbech. Fo FHT vaiats, the model is eabled by a maco i the simulatio u scipt.
To eable the Fast Sim model, add the followig maco to you simulatio u scipt:
BK_FASTSIM_MODEL
The maco appeas i the desig example simulatio scipts fo all the simulatos oly whe you select FHT, ad it is oly applicable fo FHT vaiats.
Note: The desig example simulatio scipt eables the maco by default fo all FHT vaiats except fo the vaiats with PTP eabled. The maco is ot eabled by default i PTP vaiatios sice it impacts the timestamp accuacy i simulatio. You ca eable the maco i you PTP simulatio scipts to do a geeal fuctioality check.