Visible to Intel only — GUID: gwq1614607305583
Ixiasoft
1. Quick Start Guide
2. Design Example: Single IP Core Instantiation
3. Design Example: Single IP Core Instantiation with Precision Time Protocol
4. Design Example: Single IP Core Instantiation with Auto-Negotiation and Link Training
5. Design Example: Multiple IP Core Instantiation
6. Design Example: Two Separate Instances of Auto-Negotiation and Link Training and Ethernet IP Design
7. F-Tile Ethernet Intel® FPGA Hard IP Design Example User Guide Archives
8. Document Revision History for the F-Tile Ethernet Intel FPGA Hard IP Design Example User Guide
Visible to Intel only — GUID: gwq1614607305583
Ixiasoft
4. Design Example: Single IP Core Instantiation with Auto-Negotiation and Link Training
This desig example descibes ecessay steps to eable auto-egotiatio ad lik taiig (AN/LT) i you desig example.
Whe you eable auto-egotiatio ad lik taiig paamete i the IP ad geeate a desig example, the desig example istatiates two sepaate IPs, F-Tile Etheet Itel FPGA Had IP ad the F-Tile Auto-Negotiatio ad Lik Taiig fo Etheet. You must coect equied sigals at the top level of you testbech.
The followig IP paamete settigs wee used to geeate this desig example:
Selected IP Paamete Settigs | Value |
---|---|
Geeal Optios | |
PMA type | FGT |
Etheet mode | 100GE-4 |
Cliet iteface | MAC segmeted |
FEC mode | IEEE 802.3 RS(528,514) (CL91) |
PMA efeece fequecy | 156.25 MHz |
System PLL fequecy | 805.6640625 MHz |
Selected IP Paamete Settigs | Value |
---|---|
Mode Selectio | |
Eable auto-egotiatio o eset | O |
Eable lik taiig o eset | O |
PMA type | FGT |
Etheet mode | 100GE-4 |
KR o CR mode | KR mode |
Numbe of pots | 1 |
FEC mode | IEEE 802.3 RS(528,514) |
Status clock fequecy | 100 MHz |
Fo moe ifomatio about steps of how to geeate a desig example, efe to the Geeatig Sigle IP Istace Desig i Geeatig the Desig Example.Geeatig the Desig Example.