Visible to Intel only — GUID: qup1676685162078
Ixiasoft
Visible to Intel only — GUID: qup1676685162078
Ixiasoft
1.1.2. Generating Two Separate Instances of IP Design
- In the Quartus® Prime Pro Edition, click File > New Project Wizard to create a new Quartus® Prime project, or File > Open Project to open an existing Quartus® Prime project. The wizard prompts you to specify a device.
- Specify the device family Agilex 7 (F-Series/I-Series) and select device with F-tile for your design.
- Select Tools > IP Catalog to open the IP Catalog and select F-Tile Ethernet Intel FPGA Hard IP.
- Specify a top-level name <your_ip> and the folder for your custom IP variation. The parameter editor saves the IP variation settings in a file named <your_ip> .ip.
- Click Create. The IP parameter editor appears.
- On the IP tab, specify the parameters for your IP core variation. For exact IP parameter setting, refer to the Selected IP Parameter Settings table in the desired Design Example chapter.
- Specify the parameters in the Example Design tab.
Parameters | Value | Description |
---|---|---|
Select Design | Two separate Instance of AN/LT, ETH IP Core |
Selects the two separate instances of AN/LT, Ethernet IP core for the example design. |
Example Design Files | Simulation Synthesis |
Simulation option generates the testbench and compilation-only project. Synthesis option generates the hardware design example. |
Simulation Options | Enable fast Simulation Enable Optimized Auto-Negotiation and Link Training full simulation |
Enables the fast simulation in AN/LT IP. Enable Optimized Auto-Negotiatin and Link Training full simulation option enables the optimized simulation for full auto-negotiation and link training flow in generated example design. This option cannot be enabled along with Enable Fast Simulation. |
Generated File Format | Verilog VHDL |
Select the HDL files format. If you select VHDL, you must simulate the testbench with a mixed-language simulator. |
Target Development Kit | None Agilex™ 7 FPGA I-Series Transceiver-SoC Development Kit (Production 1 4x F-Tile) Agilex™ 7 FPGA I-Series Transceiver-SoC Development Kit (ES 1 4x F-Tile) |
Target development kit option specifies the target development kit used to generate the project. |
- Click the Generate Example Design button.
- The software generates an example design with two instances of AN/LT IP and Ethernet IP, as well as two instances of System PLL Clocks IP. You require these files to run simulation, compilation, and hardware testing.
- For the second instance of AN/LT IP starts with 32'h1020 0000 for easier addressing.