Visible to Intel only — GUID: irt1613054034704
Ixiasoft
1. Quick Start Guide
2. Design Example: Single IP Core Instantiation
3. Design Example: Single IP Core Instantiation with Precision Time Protocol
4. Design Example: Single IP Core Instantiation with Auto-Negotiation and Link Training
5. Design Example: Multiple IP Core Instantiation
6. Design Example: Two Separate Instances of Auto-Negotiation and Link Training and Ethernet IP Design
7. F-Tile Ethernet Intel® FPGA Hard IP Design Example User Guide Archives
8. Document Revision History for the F-Tile Ethernet Intel FPGA Hard IP Design Example User Guide
Visible to Intel only — GUID: irt1613054034704
Ixiasoft
2.1. Features
- Supports 10G, 25G, 40G, 50G, 100G, 200G, and 400G Ethernet rates
- Supports Avalon® streaming interface for 10G, 25G, 40G, 50G, and 100G Ethernet rates with synchronized or asynchronous adapter
- Supports MAC segmented interface
- Instantiates F-Tile Reference and System PLL Clocks Intel® FPGA IP based on Ethernet configuration
- Instantiates the In-System Sources and Probes Intel® FPGA IP to generate a sample Signal Tap file for ease of debugging. This generates the file only for a single IP core instantiation and is applicable only when AN/LT is disabled.