Embedded Design Handbook

ID 683689
Date 8/28/2023
Public
Document Table of Contents

3.7.1. Software and Hardware Requirements

The Platform Designer System Design tutorial requires the following software and hardware requirements:

  • Intel® Quartus® Prime software.
  • Nios® II EDS.
  • tt_qsys_design.zip design files, available from the Platform Designer Tutorial Design Example page. The design files include project files set up for select Intel development boards, and components that you can use in any Platform Designer design.

You can build the Platform Designer system in this tutorial for any Intel development board or your own custom board, if it meets the following requirements:

  • An Intel Arria, Cyclone, or Stratix series FPGA.
  • Minimum of 12k logic elements (LEs).
  • Minimum of 128k of embedded memory.
  • JTAG connection to the FPGA that provides a communications link back to the host so that you can monitor the memory test progress.
  • Any memory that has a Platform Designer-based controller with an Avalon® Memory-Mapped (Avalon-MM) slave interface.