Embedded Design Handbook

ID 683689
Date 8/28/2023
Public
Document Table of Contents

5.3.4.4.2. Booting From CFI Flash, Running From On-Chip Memory

In this method, the Nios® II reset address is set to the base address of a boot ROM implemented as FPGA on-chip memory. The boot copier executable is loaded in the boot ROM when the FPGA is configured, after the hardware design is compiled in the Intel® Quartus® Prime software. The boot copier begins executing when the Nios® II processor is reset. It copies the application code from CFI flash memory to RAM, and then branches to the application entry point.