Visible to Intel only — GUID: wis1479911873551
Ixiasoft
Visible to Intel only — GUID: wis1479911873551
Ixiasoft
3. Hardware System Design with Intel® Quartus® Prime and Platform Designer
This chapter provides information on the hardware system design flow, designing with Platform Designer, and interfacing an external processor to an FPGA. Also included are useful configurations available with a Nios® II processor, timing constraints and requirements, and how to customize the FPGA to your design needs.
The Platform Designer system integration tool saves significant time and effort in the FPGA design process by automatically generating interconnect logic to connect intellectual property (IP) functions and subsystems. The following sections explains how to connect signals in Platform Designer.
Section Content
FPGA Hardware Design
System Design with Platform Designer
Interfacing an External Processor to an Intel FPGA
Avalon-MM Byte Ordering
Memory System Design
Nios II Hardware Development Tutorial
Platform Designer System Design Tutorial
Hardware System Design with Intel Quartus Prime and Platform Designer Revision History