Visible to Intel only — GUID: wdb1713326030639
Ixiasoft
1. Overview
2. Getting Started
3. Development Kit Setup
4. Board Test System
5. Development Kit Hardware and Configuration
6. Custom Projects for the Development Kit
7. Document Revision History for the Agilex™ 5 FPGA E-Series 065B Premium Development Kit User Guide
A. Development Kit Components
B. Additional Information
Visible to Intel only — GUID: wdb1713326030639
Ixiasoft
A.8.2. SFP+
The Agilex™ 5 FPGA E-Series 065B Premium Development Kit includes 2x SFP+ ports with connected to transceiver bank 4A CH2 (supports PMA direct) and CH3 (supports 10/25 GE or PMA direct). Each of the SFP+ port has a connector and share one cage mounting system.
Schematic Signal Name | Description |
---|---|
SFP1_3V3_TX_DIS | Transmitter disable |
SFP1_3V3_RS0 | Module rate select 0 |
SFP1_3V3_RS1 | Module rate select 1 |
SFP1_3V3_PRSNTn | Module present |
SFP1_3V3_RX_LOS | Loss of signal |
SFP1_3V3_TX_FAULT | Transmitter fault indication |
SFP1_3V3_SCL | I2C clock |
SFP1_3V3_SDA | I2C data |
SFP1_TX_P/N | Transceiver TX |
SFP1_RX_P/N | Transceiver RX |
Schematic Signal Name | Description |
---|---|
SFP2_3V3_TX_DIS | Transmitter disable |
SFP2_3V3_RS0 | Module rate select 0 |
SFP2_3V3_RS1 | Module rate select 1 |
SFP2_3V3_PRSNTn | Module present |
SFP2_3V3_RX_LOS | Loss of signal |
SFP2_3V3_TX_FAULT | Transmitter fault indication |
SFP2_3V3_SCL | I2C clock |
SFP2_3V3_SDA | I2C data |
SFP2_TX_P/N | Transceiver TX |
SFP2_RX_P/N | Transceiver RX |