Visible to Intel only — GUID: jaf1713322684170
Ixiasoft
1. Overview
2. Getting Started
3. Development Kit Setup
4. Board Test System
5. Development Kit Hardware and Configuration
6. Custom Projects for the Development Kit
7. Document Revision History for the Agilex™ 5 FPGA E-Series 065B Premium Development Kit User Guide
A. Development Kit Components
B. Additional Information
Visible to Intel only — GUID: jaf1713322684170
Ixiasoft
5.3. Configuring the FPGA Device by Avalon® Streaming Modes
- Set SW27 (or use BTS for remote control) to Avalon® streaming interface x8 mode.
Note: The default MAX® 10 image and hardware design supports the Avalon® streaming interface x8 configuration only.
- Power on the board.
- MAX® 10 reads the configuration bitstream programmed in QSPI flash U4 and send the data to FPGA SDM interface to program the FPGA.
- The U4 QSPI flash allows two FPGA images to be stored, including the factory default image. SW16[1] controls the image selection, as listed in the table below.
SW16[1] Image Selection OFF Default factory image ON User image - Observe that LED D22 shows Green.