Visible to Intel only — GUID: dit1713326098909
Ixiasoft
1. Overview
2. Getting Started
3. Development Kit Setup
4. Board Test System
5. Development Kit Hardware and Configuration
6. Custom Projects for the Development Kit
7. Document Revision History for the Agilex™ 5 FPGA E-Series 065B Premium Development Kit User Guide
A. Development Kit Components
B. Additional Information
Visible to Intel only — GUID: dit1713326098909
Ixiasoft
A.8.5. MIPI
The Agilex™ 5 FPGA E-Series 065B Premium Development Kit includes one MIPI interface that connects to HSIO bank 3B for Arducam* application. The interface supports MIPI D-PHY up to 2.5 Gbps per lane (Group B device). One 22-pins MIPI connector (J10) is mounted on the development kit.
Schematic Signal Name | Description |
---|---|
MIPI_1V2_CAM_D[0:3]_P/N | MIPI data lane |
MIPI_1V2_CAM_CK_P/N | MIPI clock lane |
MIPI_3V3_CAM_PWREN | Power enable |
MIPI_3V3_CAM_LED | LED status signal |
MIPI_3V3_CAM_SCL | Serial interface clock |
MIPI_3V3_CAM_SDA | Serial interface data |