Visible to Intel only — GUID: eka1712928193446
Ixiasoft
1. Overview
2. Getting Started
3. Development Kit Setup
4. Board Test System
5. Development Kit Hardware and Configuration
6. Custom Projects for the Development Kit
7. Document Revision History for the Agilex™ 5 FPGA E-Series 065B Premium Development Kit User Guide
A. Development Kit Components
B. Developer Resources
C. Safety and Regulatory Compliance Information
Visible to Intel only — GUID: eka1712928193446
Ixiasoft
5.1. Configuring the FPGA and Accessing HPS Debug Access Port by JTAG
- Set SW27 (or use BTS for remote control) to JTAG mode.
- Plug the USB cable to J27 or Intel® FPGA Download Cable to J2.
- Open the Quartus® Prime Programmer to configure the FPGA.
- Open the RiscFree* IDE to connect to and communicate with HPS Debug Access Port (DAP) through the same JTAG interface.
- Observe that the LED D23 shows Green.