Visible to Intel only — GUID: vae1639379032573
Ixiasoft
1. About the F-Tile Low Latency Ethernet 10G MAC Intel® FPGA IP User Guide
2. Low Latency Ethernet 10G MAC Intel® FPGA IP Overview
3. Getting Started
4. Functional Description
5. Low Latency Ethernet 10G MAC Intel® FPGA IP Parameters
6. Interface Signals
7. Configuration Registers
8. Document Revision History for the F-Tile Low Latency Ethernet 10G MAC Intel® FPGA IP User Guide
3.1. Introduction to Intel® FPGA IP Cores
3.2. Installing and Licensing Intel® FPGA IP Cores
3.3. Specifying the IP Core Parameters and Options ( Intel® Quartus® Prime Pro Edition)
3.4. Generated File Structure
3.5. Simulating Intel® FPGA IP Cores
3.6. Upgrading the Low Latency Ethernet 10G MAC Intel® FPGA IP Core
3.7. Low Latency Ethernet 10G MAC Intel® FPGA IP Design Examples
Visible to Intel only — GUID: vae1639379032573
Ixiasoft
2.5.2. TX and RX Latency
The TX and RX latency values are based on the following definitions and assumptions:
- TX latency is the time taken for the data frame to move from the Avalon® streaming interface to the PHY-side interface.
- RX latency is the time taken for the data frame to move from the PHY-side interface to the Avalon® streaming interface.
- No backpressure on the Avalon® streaming TX and RX interfaces.
- All options under Legacy Ethernet 10G MAC interfaces, that allow compatibility with the legacy MAC are disabled.
MAC Operating Mode | Speed | Latency (ns) | ||
---|---|---|---|---|
TX | RX | Total | ||
10M/100M/1G/2.5G/5G/10G (USXGMII) | 10 Gbps | 73.587 | 54.394 | 127.981 |
5 Gbps | 89.593 | 73.591 | 163.184 | |
2.5 Gbps | 92.791 | 115.175 | 207.966 | |
1 Gbps | 217.643 | 227.243 | 444.886 | |
100 Mbps | 1645.442 | 1958.423 | 3603.865 | |
10 Mbps | 15414.306 | 19238.41 | 34652.16 |