ID
720985
Date
4/18/2024
Public
Visible to Intel only — GUID: swc1639575338172
Ixiasoft
1. About the F-Tile Low Latency Ethernet 10G MAC Intel® FPGA IP User Guide
2. Low Latency Ethernet 10G MAC Intel® FPGA IP Overview
3. Getting Started
4. Functional Description
5. Low Latency Ethernet 10G MAC Intel® FPGA IP Parameters
6. Interface Signals
7. Configuration Registers
8. F-Tile Low Latency Ethernet 10G MAC Intel FPGA IP User Guide Archives
9. Document Revision History for the F-Tile Low Latency Ethernet 10G MAC Intel® FPGA IP User Guide
3.1. Introduction to Intel® FPGA IP Cores
3.2. Installing and Licensing Intel® FPGA IP Cores
3.3. Specifying the IP Core Parameters and Options ( Quartus® Prime Pro Edition)
3.4. Generated File Structure
3.5. Simulating Intel® FPGA IP Cores
3.6. Upgrading the Low Latency Ethernet 10G MAC Intel® FPGA IP Core
3.7. Low Latency Ethernet 10G MAC Intel® FPGA IP Design Examples
6.1. Clock and Reset Signals
6.2. Speed Selection Signal
6.3. Error Correction Signals
6.4. Avalon® Memory-Mapped Interface Programming Signals
6.5. Avalon® Streaming Data Interfaces
6.6. Avalon® Streaming Flow Control Signals
6.7. Avalon® Streaming Status Interface
6.8. PHY-side Interfaces
6.9. IEEE 1588v2 Interfaces
Visible to Intel only — GUID: swc1639575338172
Ixiasoft
1. About the F-Tile Low Latency Ethernet 10G MAC Intel® FPGA IP User Guide
Updated for: |
---|
Intel® Quartus® Prime Design Suite 23.3 |
IP Version 22.0.3 |
This user guide provides the features, architecture description, steps to instantiate, and guidelines about the Low Latency Ethernet 10G MAC Intel® FPGA IP for the Agilex™ 7 (F-Tile) devices.
Intended Audience
This document is intended for:
- Design architect to make IP selection during system level design planning phase
- Hardware designers when integrating the IP into their system level design
- Validation engineers during system level simulation and hardware validation phase
Related Documents
The following table lists other reference documents which are related to the Low Latency Ethernet 10G MAC protocol.
Reference | Description |
---|---|
F-Tile Low Latency Ethernet 10G MAC Intel® FPGA IP Design Example User Guide | Provides information about how to instantiate Low Latency Ethernet 10G MAC design examples using the Agilex™ 7 (F-Tile) devices. |
Low Latency Ethernet 10G MAC Intel® FPGA IP Release Notes | Lists the changes made for the Low Latency Ethernet 10G MAC Intel® FPGA IP in a particular release. |
F-Tile 1G/2.5G/5G/10G Multirate Ethernet PHY Intel® FPGA IP User Guide | Provides the features, architecture description, steps to instantiate, and guidelines about the 1G/2.5G/5G/10G Multirate Ethernet PHY Intel® FPGA IP for Agilex™ 7 (F-Tile) devices. |
F-Tile Ethernet Intel® FPGA Hard IP User Guide | Provides the features, architecture description, steps to instantiate, and guidelines about the F-Tile Ethernet Intel® FPGA Hard IP. |
Agilex™ 7 FPGAs and SoCs Device Data Sheet: F-Series and I-Series | This document describes the electrical characteristics, switching characteristics, configuration specifications, and timing for Agilex™ 7 F-Series & I-Series devices. |
Agilex™ 7 FPGAs and SoCs Device Data Sheet: M-Series | This document describes the electrical characteristics, switching characteristics, configuration specifications, and timing for Agilex™ 7 M-Series devices. |
Acronyms and Glossary
Acronym | Expansion |
---|---|
ALM | Adaptive Logic Element |
CRC | Cyclic redundancy code |
DIC | Deficit idle count |
IPG | Inter-packet gap |
CSR | Control and Status Register |
FPGA | Field Programmable Gate Array |
LAB | Logic Array Block |
LUT | Look-up table |
MAC | Media Access Control |
MLAB | Memory Logic Array Block |
PCS | Physical coding sublayer |
PFC | Priority-based flow control |
PHY | Physical layer |
PLL | Phase-locked loop |
PMA | Physical medium attachment |
PTP | Precision Time Protocol |
TOD | Time-of-day |
VLAN | Virtual local area network |