Visible to Intel only — GUID: vgo1461075030093
Ixiasoft
2.8.1. Link Consistency
2.8.2. Data Rate
2.8.3. Reference Clock Frequency
2.8.4. Port Type
2.8.5. Self Synchronized Link Up
2.8.6. Scramble
2.8.7. Broadcast Mode
2.8.8. Lane Polarity and Order Reversal
2.8.9. Data Type
2.8.10. Packet Type
2.8.11. Flow Control Operation
2.8.12. Transmit/Receive FIFO Buffers
2.8.13. Data Integrity Protection: CRC
2.8.14. Transceiver Configuration
2.8.15. Error Handling
2.8.16. Optimizing the Implementation
Visible to Intel only — GUID: vgo1461075030093
Ixiasoft
2.8.14.3. Transmitter Buffer Power (VCCH)
You can set your preferred VCCH value to the transmit and receive pins.
- In the Quartus Prime software, on the Assignments menu, click Assignment Editor.
- In the <<new>> row, in the To column, double-click and type rxin to set value for the receive pin.
- Double-click in the Assignments Name column, and click I/O Standard (Accepts wildcards/groups). The entry is set to I/O Standard.
- Double-click in the Value column and click 1.4-V PCML or 1.5-V PCML.
- In the new <<new>> row, repeat steps 2 to 4 to set the value for the transmit pin (txout).