Visible to Intel only — GUID: vgo1460461261773
Ixiasoft
2.8.1. Link Consistency
2.8.2. Data Rate
2.8.3. Reference Clock Frequency
2.8.4. Port Type
2.8.5. Self Synchronized Link Up
2.8.6. Scramble
2.8.7. Broadcast Mode
2.8.8. Lane Polarity and Order Reversal
2.8.9. Data Type
2.8.10. Packet Type
2.8.11. Flow Control Operation
2.8.12. Transmit/Receive FIFO Buffers
2.8.13. Data Integrity Protection: CRC
2.8.14. Transceiver Configuration
2.8.15. Error Handling
2.8.16. Optimizing the Implementation
Visible to Intel only — GUID: vgo1460461261773
Ixiasoft
3.3.6. SerialLite II Pin-Out Diagrams
Your SerialLite II IP core design always contains a PHY layer, based on the device you select.
The link layer portions is present if you set the Data Type option to Packets. The inclusion of receiver and transmitter components is determined by the Port Type option that you select: Bidirectional, Transmitter only, or Receiver only.
The following figures show some examples of pin-out diagrams.
Figure 27. Arria II GX/Stratix IV PHY Layer
Figure 28. Receiver Layer With No FIFO
Figure 29. Receiver Link Layer With FIFO
Figure 30. Transmitter Link Layer