Visible to Intel only — GUID: vgo1460462563576
Ixiasoft
2.8.1. Link Consistency
2.8.2. Data Rate
2.8.3. Reference Clock Frequency
2.8.4. Port Type
2.8.5. Self Synchronized Link Up
2.8.6. Scramble
2.8.7. Broadcast Mode
2.8.8. Lane Polarity and Order Reversal
2.8.9. Data Type
2.8.10. Packet Type
2.8.11. Flow Control Operation
2.8.12. Transmit/Receive FIFO Buffers
2.8.13. Data Integrity Protection: CRC
2.8.14. Transceiver Configuration
2.8.15. Error Handling
2.8.16. Optimizing the Implementation
Visible to Intel only — GUID: vgo1460462563576
Ixiasoft
3.5. IP Core Configuration for Intel® Arria® 10, Arria® V, Cyclone® V, and Stratix® V Devices
The supported features for the SerialLite II IP core in Intel® Arria® 10, Arria® V, Cyclone® V, and Stratix® V devices are the same with the Stratix® IV GX devices, except for the hard transceiver features. Because there is no hard transceiver in this configuration, you need to instantiate the Custom PHY IP core and integrate both cores in your design.
FPGA Fabric Transceiver Interface Width | Blocks Enabled | Data Rate (Mbps) for Intel® Arria® 10/ Arria® V GZ/ Arria® V GX/ Stratix® V | Data Rate (Mbps) for Cyclone® V |
---|---|---|---|
32 (TSIZE = 4) |
3,126 to 6,375 (or higher for Intel® Arria® 10 devices) | 3,126 to 5,000 | |
8B/10B encoder/decoder | |||
16 (TSIZE = 2) |
|
1,000 to 5,000 | 1,000 to 3,750 |
8B/10B encoder/decoder | |||
8 (TSIZE = 1) |
|
622 to 2,500 | 622 to 1,875 |
8B/10B encoder/decode |
2 Assert the rx_enapatternalign register in Custom PHY through the Avalon® memory-mapped interface to trigger another alignment when synchronization is lost.