Visible to Intel only — GUID: vgo1460603196433
Ixiasoft
2.8.1. Link Consistency
2.8.2. Data Rate
2.8.3. Reference Clock Frequency
2.8.4. Port Type
2.8.5. Self Synchronized Link Up
2.8.6. Scramble
2.8.7. Broadcast Mode
2.8.8. Lane Polarity and Order Reversal
2.8.9. Data Type
2.8.10. Packet Type
2.8.11. Flow Control Operation
2.8.12. Transmit/Receive FIFO Buffers
2.8.13. Data Integrity Protection: CRC
2.8.14. Transceiver Configuration
2.8.15. Error Handling
2.8.16. Optimizing the Implementation
Visible to Intel only — GUID: vgo1460603196433
Ixiasoft
4.3.1. Running a Simulation
Altera provides a ModelSim simulation script that allows you to run a simulation based on the simulation configuration you have chosen.
To run the simulation while in the ModelSim Tcl environment, first ensure that you have set the Quartus Prime project directory to be the working directory.
- Run ModelSim (vsim) to bring up the user interface.
- Execute the simulation run, by typing the appropriate command: do <variation name>_run_modelsim.tcl (Verilog HDL) or do <variation_name>_run_modelsim_vhdl.tcl (VHDL).
The testbench creates the run_modelsim.log file as an output file.
Note: If you choose Intel® Arria® 10, Arria® V, Cyclone® V, or Stratix® V as the target device family, you must add a list of the Custom PHY IP core simulation files into the command line Tcl file.