Visible to Intel only — GUID: vgo1460461094982
Ixiasoft
Visible to Intel only — GUID: vgo1460461094982
Ixiasoft
3.3.5. SerialLite II Clocking Structure
The following diagrams show the SerialLite II IP core clock structures, which vary based on the configuration parameters.
For Intel® Arria® 10, Arria® V, Cyclone® V, and Stratix® V configurations, you must integrate the transceiver to the SerialLite II IP core manually. When you configure the transceiver to work in more than 1 lane per SerialLite II instance, the tx_clkout(0) signal from the TX channel (PHY IP) must drive the SerialLite II input clock (tx_coreclk) and the input port (tx_coreclkin) of all TX channels (PHY IP). Similarly, if your design requires more than 1 RX channel per SerialLite II instance, the rx_clkout(0) from the RX channel (PHY IP) must drive the SerialLite II input clock (rx_coreclk) and the input port (rx_coreclkin) of all RX channels (PHY IP).