Visible to Intel only — GUID: vgo1461130974086
Ixiasoft
2.8.1. Link Consistency
2.8.2. Data Rate
2.8.3. Reference Clock Frequency
2.8.4. Port Type
2.8.5. Self Synchronized Link Up
2.8.6. Scramble
2.8.7. Broadcast Mode
2.8.8. Lane Polarity and Order Reversal
2.8.9. Data Type
2.8.10. Packet Type
2.8.11. Flow Control Operation
2.8.12. Transmit/Receive FIFO Buffers
2.8.13. Data Integrity Protection: CRC
2.8.14. Transceiver Configuration
2.8.15. Error Handling
2.8.16. Optimizing the Implementation
Visible to Intel only — GUID: vgo1461130974086
Ixiasoft
2.2. Set Up Simulation
An IP functional simulation model is a cycle-accurate VHDL or Verilog HDL model produced by the Intel® Quartus® Prime software. The model allows for fast functional simulation of IP using industry-standard VHDL and Verilog HDL simulators.
To generate an IP functional simulation model for your IP core:
- On the EDA page, under Simulation Libraries, turn on Generate Simulation Model.
- Some third-party synthesis tools can use a netlist that contains only the structure of the IP core, but not detailed logic, to optimize performance of the design that contains the IP core. If your synthesis tool supports this feature, turn on Generate netlist.
- Click Next to display the Summary page.
Note: For Arria® V, Cyclone® V, and Stratix® V devices, the generated simulation model does not come with transceiver. You need to integrate yourself. When you generate the transceiver, also include the reset controller for the respective devices. For Intel® Arria® 10 devices, contact your local Intel representative or file a Service Request (SR).