Visible to Intel only — GUID: vgo1461136769169
Ixiasoft
2.8.1. Link Consistency
2.8.2. Data Rate
2.8.3. Reference Clock Frequency
2.8.4. Port Type
2.8.5. Self Synchronized Link Up
2.8.6. Scramble
2.8.7. Broadcast Mode
2.8.8. Lane Polarity and Order Reversal
2.8.9. Data Type
2.8.10. Packet Type
2.8.11. Flow Control Operation
2.8.12. Transmit/Receive FIFO Buffers
2.8.13. Data Integrity Protection: CRC
2.8.14. Transceiver Configuration
2.8.15. Error Handling
2.8.16. Optimizing the Implementation
Visible to Intel only — GUID: vgo1461136769169
Ixiasoft
2.4. Simulate the Design
You can simulate your design using the Quartus-generated VHDL and Verilog HDL IP functional simulation models.
Intel also provides a Verilog HDL demonstration testbench that shows you how to instantiate a model in a design for all configurations. Intel also provides a VHDL demonstration testbench for a restricted number of configurations. The testbench stimulates the inputs and checks the outputs of the interfaces of the SerialLite II IP core, allowing you to evaluate the IP core’s basic functionality.
Note: For Arria® V, Cyclone® V, and Stratix® V devices, the generated testbench is incorrect because the top level design has the transceiver integrated with it. The generated simulation model does not have the transceiver integrated with it, so you need to change the testbench accordingly. For these devices, you also need to modify the generated simulation script to add the Custom PHY transceiver files. For Intel® Arria® 10 devices, contact your local Intel representative or file a Service Request (SR).
Related Information