Visible to Intel only — GUID: vgo1460460274002
Ixiasoft
2.8.1. Link Consistency
2.8.2. Data Rate
2.8.3. Reference Clock Frequency
2.8.4. Port Type
2.8.5. Self Synchronized Link Up
2.8.6. Scramble
2.8.7. Broadcast Mode
2.8.8. Lane Polarity and Order Reversal
2.8.9. Data Type
2.8.10. Packet Type
2.8.11. Flow Control Operation
2.8.12. Transmit/Receive FIFO Buffers
2.8.13. Data Integrity Protection: CRC
2.8.14. Transceiver Configuration
2.8.15. Error Handling
2.8.16. Optimizing the Implementation
Visible to Intel only — GUID: vgo1460460274002
Ixiasoft
3.3.2. External Clock Modes
You can configure the SerialLite II IP core to use one of two clock modes: synchronous or asynchronous.
- A synchronous configuration is used for a link where both ends are on the same board or on two boards driven by the same system clock.
- An asynchronous configuration is used when the two ends of the link are on different boards, each having its own independent clock source.
Figure 18. Synchronous Mode
Figure 19. Asynchronous Mode