Visible to Intel only — GUID: vgo1461117519817
Ixiasoft
2.8.1. Link Consistency
2.8.2. Data Rate
2.8.3. Reference Clock Frequency
2.8.4. Port Type
2.8.5. Self Synchronized Link Up
2.8.6. Scramble
2.8.7. Broadcast Mode
2.8.8. Lane Polarity and Order Reversal
2.8.9. Data Type
2.8.10. Packet Type
2.8.11. Flow Control Operation
2.8.12. Transmit/Receive FIFO Buffers
2.8.13. Data Integrity Protection: CRC
2.8.14. Transceiver Configuration
2.8.15. Error Handling
2.8.16. Optimizing the Implementation
Visible to Intel only — GUID: vgo1461117519817
Ixiasoft
2.8.16.3. Minimizing Memory Utilization
The amount of memory required for a SerialLite II link depends heavily on the features you choose.
To obtain a measure of the memory required for your configuration, you must synthesize the design.
Features | Description |
---|---|
Lane count | The lane count establishes the bus widths internally, and most memories used scale almost directly with the number of lanes selected. Running fewer lanes at higher bit rates, if possible, uses less memory (but places more of a burden on meeting performance). |
Receive FIFO buffer size | You can minimize memory usage by not adding significant amounts of margin to the minimum specified sizes. |