Visible to Intel only — GUID: vgo1461073842000
Ixiasoft
2.8.1. Link Consistency
2.8.2. Data Rate
2.8.3. Reference Clock Frequency
2.8.4. Port Type
2.8.5. Self Synchronized Link Up
2.8.6. Scramble
2.8.7. Broadcast Mode
2.8.8. Lane Polarity and Order Reversal
2.8.9. Data Type
2.8.10. Packet Type
2.8.11. Flow Control Operation
2.8.12. Transmit/Receive FIFO Buffers
2.8.13. Data Integrity Protection: CRC
2.8.14. Transceiver Configuration
2.8.15. Error Handling
2.8.16. Optimizing the Implementation
Visible to Intel only — GUID: vgo1461073842000
Ixiasoft
2.8.14. Transceiver Configuration
The transceiver IP core offers several configuration options that can be set based on board-level conditions, design constraints, or other application-specific requirements, to ensure the proper operation of the serial link.
Note: The Configure Transceiver option is available only for Arria® II GX and Stratix® IV devices. If you select Arria® V, Cyclone® V, or Stratix® V as the target device family, you are required to instantiate the Custom PHY IP core as the hard transceiver. For Intel® Arria® 10 devices, contact your local Intel representative or file a Service Request (SR).