Visible to Intel only — GUID: vgo1461116506172
Ixiasoft
Visible to Intel only — GUID: vgo1461116506172
Ixiasoft
2.8.16.1. Improving Performance
If the SerialLite II IP core is competing with other logic for routing resources, inefficient routing could compromise speed.
Factors | Description |
---|---|
Feature selection |
These features impact speed more significantly:
Your system may require some of these features, but if any are optional or can be reconsidered, this may help your performance. Before making any changes, verify that the feature you want to change is in the critical speed path. |
Running different seeds | If your first attempt at hitting performance is close to the required frequency, try running different placement seeds. This technique often yields a better result. For information on seed specification and improving speed refer to the Command-Line Scripting and the Design Space Explorer chapters in the Quartus Prime Handbook. |
Limiting fanout | Depending on the number of lanes and the size of memories you choose, fanout can impact performance. Limiting the fanout during synthesis causes replication of high-fanout signals, improving speed. If high-fanout signals are the critical path, limiting the fanout allowed can help. Refer to the Quartus Prime Handbook for more information on limiting fanout. |
Floorplanning | The SerialLite II IP core does not come with any placement constraints. The critical paths depend on where the Fitter places SerialLite II logic in the device, as well as the other logic in the device. You can use standard floorplanning techniques to improve performance. Refer to the Quartus Prime Handbook for more information on floorplanning. |