Visible to Intel only — GUID: vgo1460464327032
Ixiasoft
2.8.1. Link Consistency
2.8.2. Data Rate
2.8.3. Reference Clock Frequency
2.8.4. Port Type
2.8.5. Self Synchronized Link Up
2.8.6. Scramble
2.8.7. Broadcast Mode
2.8.8. Lane Polarity and Order Reversal
2.8.9. Data Type
2.8.10. Packet Type
2.8.11. Flow Control Operation
2.8.12. Transmit/Receive FIFO Buffers
2.8.13. Data Integrity Protection: CRC
2.8.14. Transceiver Configuration
2.8.15. Error Handling
2.8.16. Optimizing the Implementation
Visible to Intel only — GUID: vgo1460464327032
Ixiasoft
3.5.3. Extra Signals Between SerialLite II and Custom PHY IP Cores
The SerialLite II IP core includes new signals to interface with the Custom PHY IP core for data communication.
Signal | Direction | Width | Description |
---|---|---|---|
rx_parallel_data_out | Input | (Datapath width) × (Number of receiver channels) | Data input from the hard receiver. |
rx_coreclk | Input | 1 | Clock input from the hard receiver. |
tx_parallel_data_in | Output | (Datapath width) × (Number of transmitter channels | Data output for the hard transmitter. |
tx_ctrlenable | Output | (Number of control bits) × (Number of transmitter channels) | Control signal to indicate the control word in the tx_parallel_data_in signal. |
tx_coreclk | Input | 1 | Clock input from the hard transmitter. |
rx_ctrldetect | Output | (Number of control bits) × (Number of receiver channels) | Control signal to indicate that control word is detected in the hard transceiver. |
stat_rr_pattdet | Input | (Number of control bits) × (Number of receiver channels) | Pattern detect output for the hard transceiver. |
err_rr_disp | Input | (Number of control bits) × (Number of receiver channels) | Disparity error output for the hard transceiver. |
flip_polarity | Output | Number of receiver channels | Polarity inversion input for the hard transceiver. |
err_rr_8berrdet | Input | (Number of control bits) × (Number of receiver channels) | Shows 8B/10B errors from the transceiver. |