Visible to Intel only — GUID: vgo1460460428084
Ixiasoft
2.8.1. Link Consistency
2.8.2. Data Rate
2.8.3. Reference Clock Frequency
2.8.4. Port Type
2.8.5. Self Synchronized Link Up
2.8.6. Scramble
2.8.7. Broadcast Mode
2.8.8. Lane Polarity and Order Reversal
2.8.9. Data Type
2.8.10. Packet Type
2.8.11. Flow Control Operation
2.8.12. Transmit/Receive FIFO Buffers
2.8.13. Data Integrity Protection: CRC
2.8.14. Transceiver Configuration
2.8.15. Error Handling
2.8.16. Optimizing the Implementation
Visible to Intel only — GUID: vgo1460460428084
Ixiasoft
3.3.3. Internal Clocking Configurations
For Intel® Arria® 10, Arria® V, Cyclone® V, and Stratix® V configurations, you must identify the PLL reference clock frequency of the Custom PHY IP core and set the value accordingly in the.sdc file of the SerialLite II IP core for design integration between both cores.
When you generate a custom IP core, the IP core generates a Tcl script (<variation name>_constraints.tcl). These settings are automatically written to your project directory when you run the generated Tcl script.