Visible to Intel only — GUID: cpi1687888894030
Ixiasoft
1. Introduction
2. Overview of Agilex™ 5 Package
3. VPBGA PCB Layout Guideline
4. MBGA PCB Routing Guidelines
5. EMIF PCB Routing Guidelines (VPBGA and MBGA)
6. MIPI Interface Layout Design Guidelines (VPBGA and MBGA)
7. True Differential I/O Interface PCB Routing Guidelines (VPBGA and MBGA)
8. Power Distribution Network Design Guidelines
9. Document Revision History for the PCB High-Speed Signal Design Guidelines: Agilex™ 5 FPGAs and SoCs
8.1. Agilex™ 5 Power Distribution Network Design Guidelines Overview
8.2. Power Delivery Overview
8.3. Board Power Delivery Network Recommendations
8.4. Board LC Recommended Filters for Noise Reduction in Combined Power Delivery Rails
8.5. PCB PDN Design Guideline for Unused GTS Transceiver
8.6. PCB Voltage Regulator Recommendation for PCB Power Rails
8.7. Board Power Delivery Network Simulations
8.8. Agilex™ 5 Device Family PDN Design Summary
Visible to Intel only — GUID: cpi1687888894030
Ixiasoft
8.2.4.2. Agilex™ 5 GTS Transceiver Board-Level Decoupling Capacitors Summary
The following table shows the PCB recommended FPGA decoupling capacitor requirement for the Agilex™ 5 device packages GTS transceiver.
Device | Agilex™ 5 Power and Thermal Calculator (PTC) Rail Name | Bottom-side Capacitors |
FPGA Periphery Capacitors |
Notes |
---|---|---|---|---|
FPGA/GTS | VCC_HSSI | 1x 10µF 0402 | 1x 10µF 0402 | Per transceiver bank |
FPGA/GTS | VCCERT_GTS | 1x 10µF 0402 | 1x 47µF 0805 | Per transceiver bank |
FPGA/GTS | VCCEHT_GTS | 1x 10µF 0402 | — | Per transceiver bank |