Visible to Intel only — GUID: cfk1689287218084
Ixiasoft
Visible to Intel only — GUID: cfk1689287218084
Ixiasoft
1. Introduction
Agilex™ 5 FPGAs and SoCs devices offers two BGA packages options: variable pitch ball grid array (VPBGA) and micro fineline ball grid array (MBGA) for small form-factor with more I/O counts.
To meet the growing performance and diverse application demands, VPBGA is a suitable solution for high-speed signal with limited space, complex circuits with multiple components, and for optimizing heat dissipation in compact board designs. With VPBGA, you still can maintain the low-cost board design with Type III PCB, which uses the equivalent PCB design rules as 0.8 mm standard grid ball pitch and the standard Plated Through Hole (PTH) vias.
To meet miniaturization design and facilitate the realization of portable and compact applications, MBGA can save more space compared to VPBGAs while meeting performance demands.
This user guide provides the essential knowledge and steps to create a superior PCB design for the Agilex™ 5 High Speed Serial Interface (HSSI), External Memory Interface (EMIF), Mobile Industry Processor Interface (MIPI), True Differential I/O Interfaces, and Power Distribution Network (PDN). It caters to both the VPBGA package variant with a variable ball pitch size ranging from 0.65 mm to 1.45 mm and the MBGA package that has a 0.5 mm ball pitch.
- Recommended footprint and land patterns for the B18A (474), B23A (839), B23B (795), B32A (1591), B32B (1610), M16A (896) pin packages.
- HSSI/EMIF/MIPI/LVDS routing guidelines of the B18A (474), B23A (839), B23B (795), B32A (1591), B32B (1610), M16A (896) pin packages.
For more information about Agilex™ 5 FPGAs and SoCs device packages, refer to the respective Manufacturing Advantage Services (MAS) Guidelines.