PCB High-Speed Signal Design Guidelines: Agilex™ 5 FPGAs and SoCs

ID 821801
Date 11/18/2024
Public
Document Table of Contents

5. EMIF PCB Routing Guidelines (VPBGA and MBGA)

This chapter provides PCB layout design recommendations and guidelines for Agilex™ 5 E Series Group B FPGA devices that have GPIO-B (Input/Output) silicon implementation to support DDR4, LPDDR4 and LPDDR5. The guidelines for Agilex™ 5 E-Series Group A and Agilex™ 5 D-Series are under development.

This PCB layout guideline covers various supported DDR4, LPDDR4 and LPDDR5 topologies along with maximum supported data rate that you can use for a successful PCB design. For maximum supported data rate, refer to Agilex™ 5 FGPA and SoCs Device Data Sheet. For breakout recommendations on GPIO area including EMIF, refer to VPBGA PCB Layout Guidelines section for VBPGA package devices and MBGA PCB Routing Guidelines section for MBGA package devices.