Visible to Intel only — GUID: mgj1687881763969
Ixiasoft
1. Introduction
2. Overview of Agilex™ 5 Package
3. VPBGA PCB Layout Guideline
4. MBGA PCB Routing Guidelines
5. EMIF PCB Routing Guidelines (VPBGA and MBGA)
6. MIPI Interface Layout Design Guidelines (VPBGA and MBGA)
7. True Differential I/O Interface PCB Routing Guidelines (VPBGA and MBGA)
8. Power Distribution Network Design Guidelines
9. Document Revision History for the PCB High-Speed Signal Design Guidelines: Agilex™ 5 FPGAs and SoCs
8.1. Agilex™ 5 Power Distribution Network Design Guidelines Overview
8.2. Power Delivery Overview
8.3. Board Power Delivery Network Recommendations
8.4. Board LC Recommended Filters for Noise Reduction in Combined Power Delivery Rails
8.5. PCB PDN Design Guideline for Unused GTS Transceiver
8.6. PCB Voltage Regulator Recommendation for PCB Power Rails
8.7. Board Power Delivery Network Simulations
8.8. Agilex™ 5 Device Family PDN Design Summary
Visible to Intel only — GUID: mgj1687881763969
Ixiasoft
8.1.1. Device Guidelines Status for Agilex™ 5 Devices
Device | Package | Guidelines Status |
---|---|---|
E-Series | B15A/M16A/B23B/B23A/B32A | Advance |
D-Series | B23D/B32B | Advance |
Guidelines status descriptions:
- Advance—for pre-production development and subject to change. Altera recommends the guidelines based on simulation.
- Preliminary—for pre-production development and subject to change. Altera recommends the guidelines based on simulation, early validation, and early characterization data.
- Final—for use in production design. Altera recommends the guidelines based on validation and characterization of production silicon.