Hard Processor System Technical Reference Manual: Agilex™ 5 SoCs

ID 814346
Date 11/27/2024
Public
Document Table of Contents

13.4.6. System Interconnect Clocks

The clock manager drives the system interconnect clocks. The system interconnect's clocks are part of the interconnect clock group, which is hardware-sequenced. All clocks within a domain are synchronous with each other.

The main domain is the largest synchronous domain in the interconnect, containing most of the datapath. The main domain generally consists of a single free-running clock and divided clocks with enables. Resets in the main domain depend on clock groups.

Refer to PSS Clock Group in the Clock Manager chapter for more information.