External Memory Interfaces Intel Agilex® 7 M-Series FPGA IP User Guide

ID 772538
Date 12/04/2023
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

4.1. Intel Agilex® 7 M-Series FPGA EMIF IP Interfaces for DDR4

The interfaces in the Intel Agilex® 7 EMIF IP each have signals that can be connected in Platform Designer. The following table lists the interfaces and corresponding interface types.

Table 25.  Interfaces for EMIF Architecture Component
Interface Name Interface Type Description
ref_clk clock PLL reference clock input
core_init_n reset An input to indicate that core configuration is complete
usr_async_clk clock User clock interface
usr_clk clock User clock interface
usr_rst_n reset User clock domain reset interface
s0_axi4 axi4 Fabric (i.e. NOC-bypass) interface to controller
mem conduit Interface between FPGA and external memory
oct conduit On-Chip Termination (OCT) interface