External Memory Interfaces Intel Agilex® 7 M-Series FPGA IP User Guide

ID 772538
Date 12/04/2023
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

12. Document Revision History for External Memory Interfaces Intel Agilex® 7 M-Series FPGA IP User Guide

Document Version Intel® Quartus® Prime Version IP Version Changes
2023.12.04 23.4 6.0.0
  • In the Architecture chapter:
    • In the Mailbox Command Definitions topic, modified the CMD_TARGET_IP_TYPE description in the CMD_REQ Definition table, and added the CMD_TARGET_IP_TYPE Definition table.
  • In the End-User Signals chapter, updated interfaces and signals descriptions.
  • In the DDR4 Support, DDR5 Support, and LPDDR5 Support chapters, updated the parameter description sections.
  • In the LPDDR5 Support chapter:
    • In the LPDDR5 Data Width Mapping topic, modified the Component table.
    • Added the LPDDR5 Byte Lane Swapping topic.
  • In the Debugging chapter:
    • Modified the bulleted lists in the Debugging with the External Memory Interface Debug Toolkit topic.
    • Updated figures in the Rerunning the Traffic Generator and Saving Debug Print topics.
    • Added Calibration Reports, Driver Margining Tab, and Pin Delay Settings Tab topics, to the Debugging with the External Memory Interface Debug Toolkit section.
    • Added the LPDDR5 Byte Lane Swapping topic.
2023.10.02 23.3 5.0.0
  • In the Architecture chapter:
    • Added the Lockstep Configuration topic.
    • Added information to the table in the Mailbox Supported Commands topic.
    • Added three tables to the Mailbox Command Definitions topic.
  • In the DDR4 Support chapter:
    • Added lockstep configuration information to the DDR4 Data Width Mapping topic.
    • Added lockstep configuration information to the General Guidelines - DDR4 topic.
    • Added lockstep configuration information to the DDR4 Byte Lane Swapping topic.
  • In the End-User Signals chapter, updated the s0_axi4 for EMIF topic in the DDR4 Interfaces, DDR5 Interfaces, and LPDDR5 Interfaces sections.
  • In the DDR5 Support chapter, added the Board Design Guidelines section.
  • In the LPDDR5 Support chapter, added the Board Design Guidelines section.
  • In the Debugging chapter, added the Debugging with the External Memory Interface Debug Toolkit section.
2023.06.26 23.2 4.0.0
  • In the Architecture chapter:
    • Added the User Clock in Different Core Access Modes topic.
    • Added the Mailbox Supported Commands and Mailbox Command Definitions topics.
    • Added the Intel Agilex® 7 M-Series EMIF IP for Hard Processor Subsystem (HPS) topic.
  • In the End-User Signals chapter, updated the signals description topics.
  • In the DDR4 Support chapter:
    • Updated the parameter description topics.
    • Modified the DDR4 Byte Lane Swapping topic.
  • In the DDR5 Support chapter:
    • Updated the parameter description topics.
    • Added the Address and Command Pin Placement for DDR5 and DDR5 Data Width Mapping topics.
    • Added the Pin Swapping Guidelines section.
  • In the LPDDR5 Support chapter:
    • Updated the parameter description topics.
    • Added the Address and Command Pin Placement for LPDDR5 and LPDDR5 Data Width Mapping topics.
2023.04.03 23.1 3.0.0 Initial release.