External Memory Interfaces Intel Agilex® 7 M-Series FPGA IP User Guide

ID 772538
Date 12/04/2023
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

4.2.2. core_init_n for EMIF

An input to indicate that core configuration is complete

Table 36.  Interface: core_init_nInterface type: reset
Port Name Direction Description
core_init_n input Core init signal going into EMIF. Used to generate the reset signal on the core-EMIF interface in fabric modes.