Hard Processor System Technical Reference Manual: Agilex™ 5 SoCs

ID 814346
Date 4/01/2024
Public
Document Table of Contents

5.11.4. Timers System Integration

Each timer includes a slave interface for control and status register (CSR) access, a register block, and a programmable 32‑bit down counter that generates interrupts on reaching zero. The timer operates on a single clock domain driven by the clock manager.
Figure 241. Timers Block Diagram