Hard Processor System Technical Reference Manual: Agilex™ 5 SoCs

ID 814346
Date 7/19/2024
Public
Document Table of Contents

12.2.6.8. MPFE-lite / MPFE-lite NoC

The MPFE-lite and MPFE-lite NoC routes read/write traffic from the MPFE to IOBank1, on devices where the second IOBank is implemented.

The MPFE-lite and the MPFE-lite NoC provide the interface between the MPFE and a second IOBank. It has simple point-to-point connectivity between initiator and target NIUs.

The MPFE-lite NoC has three initiator NIUs and three target NIUs. The initiators (MPFE_lite_CSR, MPFE_lite_P0, and MPFE_lite_P1) directly connect to the associated target NIUs (IOBank1_CSR, IOBank1_P0, and IOBank1_P1).
Table 361.  MPFE-lite Connectivity Matrix
Initiators
MPFE_lite_P0 MPFE_lite_P1 MPFE_lite_CSR
Targets IOBank1_P0
IOBank1_P1
IOBank0_CSR