GTS AXI Streaming Intel® FPGA IP for PCI Express* User Guide

ID 813754
Date 8/07/2024
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

8.6.3.3. MSI-X Pending Bit Array Register

Address: Offset 0x8

This register specifies the base address of the MSI-X Pending Bit Array in the Function’s memory.

Table 79.  MSI-X Pending Bit Array Register Description
Bit Location Description Attributes Default
2:0

BAR Indicator Register.

Specifies the BAR corresponding to the memory address range where the Pending Bit Array of this Function is located
  • 000 = VF BAR 0
  • 001 = VF BAR 1

  • 101 = VF BAR 5

This field is shared among all VFs attached to one PF.

RO Programmable
31:3

Offset of the memory address where the PBA is located, relative to the specified BAR. The address is extended by appending three zeroes to make it Quad-word aligned.

This field is shared among all VFs attached to one PF.

RO Programmable